# MODULE 3 Fundamentals of computer architecture PART 1A

# Fundamentals of Computer Architecture

- ISA
- Instruction Formats
- Instruction types
- Addressing Modes
- Instruction execution (phases of instruction cycle)
- Assembly language programming
- Subroutine call and return mechanisms

#### Instruction Set Architecture



- Interface between hardware and software
- Interface between high level language and machine level language

#### ISA...



#### Instruction Set Architecture

Encompasses all the information necessary to write a machine language program that will run correctly, including instructions, registers, memory access, I/O, and so on.

The words of a computer's language are called *instructions*, and its vocabulary is called an **instruction set**.

# Different Types of Architecture Classification

•RISC and CISC

Accumulator based and Stack based

#### **CISC Feature**

- Complex instruction set computer
- Large number of instructions (~200-300 instructions)
- Specialized complex instructions
- Many different addressing modes
- Variable length instruction format
- Memory to memory instruction
- For Example : 68000, 80x86

#### **RISC Feature**

- Reduced instruction set computer
- Relatively few number of instructions (~50)
- Basic instructions
- Relatively few different addressing modes
- Fixed length instruction format
- Only load/store instructions can access memory
- Large number of registers
- Hardwired rather than micro-program control
- For Example : MIPS, Alpha, ARM etc.

#### **Example of CPU Architectures**

- Intel: 80x86
- Motorola: 680x0
- Sun: Sparc
- Silicon Graphics : MIPS
- HP: PA-RISC
- IBM: Power PC
- Compaq: Alpha

#### Elements of an ISA...

- Instructions
  - Instruction Formats
  - Addressing Modes
  - Condition Codes
  - Instruction sets

#### Characteristics of good ISA

- Must be Clear
- Less usage of complex instructions
- Ease of compilation
- Ease of implementation

#### **INSTRUCTION FORMATS**

#### **Instruction Formats**



- 3-Address Instructions
  - ADD

op1, op2, op3

;op1  $\leftarrow$  op2 + op3

- 2- Address Instructions
  - ADD

op1,op2

;op1  $\leftarrow$  op1+op2

#### Instruction Formats...

- 1-Address Instructions
  - INC or
    - op1

;op1 ←op1+1

- O-Address Instructions
  - PUSH A

 $TOS \leftarrow A$ 

#### Instruction Formats...

Estimate this expression using all the instruction formats  $(A + B) \times (C + D)$ 

#### Addressing Mode

- Definition
- Example: For tracking students names, "LIST" is maintained.
- In case, for adding mobile number to student names; then use 'TABLE'
- Organised form: ?
- DATA STRUCTURES: includes lists, arrays, linked list.....

#### Addressing Modes...

- Implied
  - AC is implied in "ADD M[AR]" in "One-Address" instr.
  - TOS is implied in "ADD" in "Zero-Address" instr.
- Immediate
  - The use of a constant in "MOV R1, 5", i.e. R1 ← 5
  - Operand is part of instruction
  - Operand = operand field
  - e.g. ADD 5 —Add 5 to contents of accumulator —5 is the operand



#### ADDRESSING MODES

- In general, a program operates on data that reside in the computer's memory.
- These data can be organized in a variety of ways. If we want to keep track of students' names, we can write them in a list.
- If we want to associate information with each name, for example to record telephone numbers or marks in various courses, we may organize this information in the form of a table. Programmers use organizations called *data structures* to represent the data used in computations.
- These include lists, linked lists, arrays, queues, and so on.

## Addressing mode?

■ The different ways in which the location of an operand is specified in an instruction are referred to as *addressing modes*.

#### Generating Memory Addresses

- How to specify the address of branch target?
- Can we give the memory operand address directly in a single Add instruction in the loop?
- Use a register to hold the address of NUM1; then increment by 4 on each pass through the loop.

#### Direct methods

The address of the operand is specified directly in the instruction

- Register
- Absolute
- Immediate

#### Direct methods

#### Register mode

The operand is the contents of a processor register; the name (address) of the register is given in the instruction. It is used to access the local variables in the program.

#### Absolute mode

The operand is in a memory location; the address of this location is given explicitly in the instruction. It is also called as *Direct mode*. It also used to access the global variables in the program.

#### **Example instruction for register and absolute mode**

Move LOC, R2

## Register Mode

- Register
  - Indicate which register holds the operand
  - Operand is held in register named in address field
  - Effective Address = R



#### Absolute Addressing Mode

Direct addressing mode

Use the given address to access a memory location



#### Immediate mode

Address and data constants can be represented in assembly language using the Immediate mode. The operand is given explicitly in the instruction.

For example, the instruction

- Move 200immediate, R0
- Move #200, R0

#### Example

$$A = B + 6$$

- contains the constant 6. Assuming that A and B have been declared earlier as variables and may be accessed using the Absolute mode, this statement may be compiled as follows:
- Move B, R1
- Add #6, R1
- Move R1, A

#### **Indirect Methods**

- The instruction does not give the operand's address explicitly
- The address of the operands are specified indirectly and referred to as Effective Address (EA)
  - Indirection & pointers
  - Indexing and arrays
  - Relative mode
  - Auto Increment and Auto Decrement mode

#### Indirection and Pointers

- The effective address of the operand is the contents of a register or memory location whose address appears in the instruction
- Indirection is denoted by enclosing the name of register or memory location given in the instruction with a parenthesis

#### Ex:

A = \*B, where B is a pointer variable The statement gets compiled into Move B,R1 Move (R1),A

#### Indirect Mode of Adressing



(a) Through a general-purpose register

(b) Through a memory location

#### Indexing and Arrays

- Index mode the effective address of the operand is generated by adding a constant value to the contents of a register.
- Index register
- $\blacksquare$  X(R<sub>i</sub>): EA = X + [R<sub>i</sub>] where X is the offset or displacement
- The constant X may be given either as an explicit number or as a symbolic name representing a numerical value.
- If X is shorter than a word, sign-extension is needed.

#### Indexing and Arrays

- In general, the Index mode facilitates access to an operand whose location is defined relative to a reference point within the data structure in which the operand appears.
- Several variations:

$$(R_i, R_j)$$
: EA =  $[R_i] + [R_j]$   
  $X(R_i, R_j)$ : EA =  $X + [R_i] + [R_j]$ 

#### Index add Mode



| Add 20(R1),R2 |  |
|---------------|--|
| <del>:</del>  |  |
|               |  |
| ÷             |  |
| Operand       |  |

(a) Offset is given as a constant

1000

20

R1

R1





(b) Offset is in the index register

EA = X + [Ri]

#### Relative Addressing

- Relative mode the effective address is determined by the Index mode using the program counter in place of the general-purpose register.
- X(PC) note that X is a signed number
- Branch>0 LOOP
- This location is computed by specifying it as an offset from the current value of PC.
- Branch target may be either before or after the branch instruction, the offset is given as a singed num.

#### Relative Mode

- Relative Address
  - EA = PC + Relative Addr



#### Additional Modes

- Autoincrement mode the effective address of the operand is the contents of a register specified in the instruction. After accessing the operand, the contents of this register are automatically incremented to point to the next item in a list.
- (R<sub>i</sub>)+. The increment is 1 for byte-sized operands, 2 for 16-bit operands, and 4 for 32-bit operands.
- Autodecrement mode: -(R<sub>i</sub>) decrement first



The Autoincrement addressing mode.

# Addressing Modes- Summary

The different ways in which the location of an operand is specified in an instruction are referred to as addressing modes.

| Name                      | Assembler syntax          | Addressingfunction                           |
|---------------------------|---------------------------|----------------------------------------------|
| Immediate                 | #Value                    | Operand = Value                              |
| Register                  | R <i>i</i>                | EA = Ri                                      |
| Absolute (Direct)         | LOC                       | EA = LOC                                     |
| Indirect                  | (R <i>i</i> )<br>(LOC)    | EA = [R <i>i</i> ]<br>EA = [LOC]             |
| Index                     | X(R <i>i</i> )            | EA = [Ri] + X                                |
| Basewith index            | (R <i>i</i> ,R <i>j</i> ) | EA = [Ri] + [Rj]                             |
| Basewith index and offset | X(Ri,Rj)                  | EA = [Ri] + [Rj] + X                         |
| Relative                  | X(PC)                     | EA = [PC] + X                                |
| Autoincrement             | (R <i>i</i> )+            | EA = [Ri]; Increment $Ri$                    |
| Autodecrement             | -(R <i>i</i> )            | Decrement R <i>i</i> ;<br>EA = [R <i>i</i> ] |

# Assembly Language Notation

#### **Assembly Language**

- It is the format to represent the machine instructions and programs.
- MOVE LOC, R1 ;it transfers from memory location LOC to R1
- ADD R1, R2, R3 ;Add two numbers placed in R1 and R2;
   Sum is placed in R3

#### **INSTRUCTION TYPES**

## **Instruction Types**

Data Transfer Instructions

| Name     | Mnemonic |
|----------|----------|
| Load     | LD       |
| Store    | ST       |
| Move     | MOV      |
| Exchange | XCH      |
| Input    | IN       |
| Output   | OUT      |
| Push     | PUSH     |
| Pop      | POP      |

#### Instruction Types...

- Data manipulation instructions
  - Arithmetic instructions Logical & Bit Manipulation Shift instructions

| Name                 | Mnemonic |
|----------------------|----------|
| Increment            | INC      |
| Decrement            | DEC      |
| Add                  | ADD      |
| Subtract             | SUB      |
| Multiply             | MUL      |
| Divide               | DIV      |
| Add with carry       | ADDC     |
| Subtract with borrow | SUBB     |
| Negate               | NEG      |

| 0                 |          |
|-------------------|----------|
| Name              | Mnemonic |
| Clear             | CLR      |
| Complement        | COM      |
| AND               | AND      |
| OR                | OR       |
| Exclusive-OR      | XOR ¢    |
| Clear carry       | CLRC     |
| Set carry         | SETC     |
| Complement carry  | COMC     |
| Enable interrupt  | EI       |
| Disable interrupt | DI       |
|                   |          |

| Name                       | Mnemonic |
|----------------------------|----------|
| Logical shift right        | SHR      |
| Logical shift left         | SHL      |
| Arithmetic shift right     | SHRA     |
| Arithmetic shift left      | SHLA ¢   |
| Rotate right               | ROR      |
| Rotate left                | ROL      |
| Rotate right through carry | RORC     |
| Rotate left through carry  | ROLC     |
|                            |          |

## Instruction Types...

Program Control Instructions

| Name                  | Mnemonic |
|-----------------------|----------|
| Branch                | BR       |
| Jump                  | JMP      |
| Skip                  | SKP      |
| Call                  | CALL     |
| Return                | RET      |
| Compare<br>(Subtract) | CMP      |
| Test (AND)            | TST      |

### Instruction Types...

Conditional Branch Instructions

| Mnemonic | Branch Condition      | <b>Tested Condition</b> |
|----------|-----------------------|-------------------------|
| BZ       | Branch if zero        | Z = 1                   |
| BNZ      | Branch if not zero    | Z = 0                   |
| ВС       | Branch if carry       | C = 1                   |
| BNC      | Branch if no carry    | C = 0                   |
| BP       | Branch if plus        | S = 0                   |
| BM       | Branch if minus       | S = 1                   |
| BV       | Branch if overflow    | V = 1                   |
| BNV      | Branch if no overflow | V = 0                   |